Concurrent EDA Concurrent EDA
  • Home
  • Services
    • Vision Design Services
    • FPGA Cloud Design
    • Software Analysis
  • IP Cores
    • Image Processing
    • Security
      • MD5 Stream Authentication
    • Math Cores
    • Networking Cores
      • High-availability Seamless Redundancy/Parallel Redundancy Protocol (HSR-PRP) Switch Core
      • Managed Redundant Switch Core
      • Managed Ethernet Switch
      • Unmanaged Ethernet Switch
      • Multiport Time Sensitive Networking Switch Core
    • Synchronization Cores
      • MultiSync Core
      • PreciseTimeBasic Core
      • 1588Tiny: Slave Only Core
      • IRIGtimeM
      • IRIGtimeS
    • Cybersecurity Cores
      • Substation Automation Systems Cryptographic IP Core Info
      • COEsec
    • Evaluation Kits
      • Multiport TSN Kit
      • Zynq HSR/PRP/PTP Card
      • SMARTzynq Brick
      • SMARTzynq Switch Module
      • SMARTmpsoc Module
      • SMARToem Module
      • NEToem Module
  • FPGA Modules
    • AMD Embedded+
    • Versal AI Edge
      • AMD Versal AI Edge Evalboard with VE2302 device
      • Versal TE0955 SoM w/ VE2302 device
    • Zynq UltraScale+
    • Zynq US+ Andromeda
    • Zynq UltraScale+ RFSoC
    • Zynq 7000 Series
      • JumpStart Design
    • Kintex UltraScale
    • Kintex 7
    • Artix 7
    • Spartan UltraScale+
    • Spartan 6 Ethernet
    • Spartan 6 USB
    • Intel SoM
    • Carrier Boards
      • TE0705 - Zynq 4x5 (Simplified)
      • TEBF0808 - TE080X UltraITX+ Base
    • Dev Boards
      • EDDP Motor Control Kit
      • Red Pitaya
  • Cameras
    • Super High Resolution
    • High Resolution
    • Beyond Visible
    • Camera Bundles - 1.1 MP
    • Camera Bundles - 2.1 MP
    • GigaSens HS 2-561 CXP
    • GigaSens HS 2-1123 CXP
    • GigaSens HS 2-2247 CXP
    • GigaSens HS 2-500 10GigE
    • GigaSens CV 1.1 CXP
    • GigaSens CV 2.0 CXP
    • GigaSens CV 2.0 10GigE
    • GigaSens HDK
    • EoSens 25CXP+
    • EoSens 21CXP2
    • EoSens 12CXP+
    • EoSens 4CXP
    • EoSens 3CXP
    • EoSens 2.0CXP2
    • EoSens 1.1CXP2
  • Frame Grabbers
    • Euresys Coaxlink Series
    • Silicon Software
      • microEnable 5 Marathon
      • Design Services
      • VisualApplets 3
      • VisualApplets Expert
      • VisualApplets Libraries
      • VisualApplets Protection
      • VisualApplets Embedder
  • News
  • Contact

Concurrent EDA - JumpStart Design

jumpstart

Overview

Get off the ground running with our Jump Start Design package that includes everything you need to start designing from day one. This package includes a complete hardware/software reference design that can be quickly and easily modified to create a custom FPGA system. Available for all Zynq modules and baseboards.

Included Items

  • SD Card pre-loaded with the reference design
  • Linux system build
  • A complete hardware/software interface in Vivado IPI that includes Registers, FIFOs and BRAMs (HDL source included)
  • A reference design in VHDL that performs copy-back functions from the Input to the Output FIFOs and Registers
  • Software commands to read and write to registers, FIFOs and BRAMs (complete source code provided)
  • Mini USB console cable and Power Supply for your baseboard
  • *NEW*: Support for Zynq UltraScale+ platform with advanced features

Available Packages

Type Description
JumpStartDesign JumpStart Design only
JumpStartDesign-S JumpStart Design with 10 hours of design support (save $400!)
JumpStartDesign-US Zynq UltraScale+ JumpStart Design only
JumpStartDesign-US-S Zynq UltraScale+ JumpStart Design with 10 hours of design support (save $500!)

Pricing, Availability and Ordering

  • Currently Available to US customers only.
  • Please email This email address is being protected from spambots. You need JavaScript enabled to view it. with questions / quotes / orders, or contact us using the web form below.

Contact Us

Contact

  Telephone 412.687.8800
  Address 5001 Baum Blvd Ste 640
Pittsburgh PA 15213
  Email info@concurrenteda.com
Bootstrap is a front-end framework of Twitter, Inc. Code licensed under MIT License. Font Awesome font licensed under SIL OFL 1.1.